summaryrefslogtreecommitdiff
path: root/passes/cmds/select.cc
diff options
context:
space:
mode:
authorClifford Wolf <clifford@clifford.at>2013-11-28 21:34:41 +0100
committerClifford Wolf <clifford@clifford.at>2013-11-28 21:34:41 +0100
commitc60aaf8fa3b7fdd1f827d2741f2ee6f9a323c9ec (patch)
tree2aaa19ab04f30578e7e40c3a2f42b149fc7c73c0 /passes/cmds/select.cc
parent293356e87cc7c798df45ce31f24252a5cf84ccd5 (diff)
Added pattern support to "ls" command
Diffstat (limited to 'passes/cmds/select.cc')
-rw-r--r--passes/cmds/select.cc65
1 files changed, 35 insertions, 30 deletions
diff --git a/passes/cmds/select.cc b/passes/cmds/select.cc
index 31afea20..c424966f 100644
--- a/passes/cmds/select.cc
+++ b/passes/cmds/select.cc
@@ -1003,6 +1003,24 @@ struct CdPass : public Pass {
log_cmd_error("No such module `%s' found!\n", RTLIL::id2cstr(modname));
}
} CdPass;
+
+template<typename T>
+static int log_matches(const char *title, std::string pattern, T list)
+{
+ std::vector<std::string> matches;
+
+ for (auto &it : list)
+ if (pattern.empty() || match_ids(it.first, pattern))
+ matches.push_back(it.first);
+
+ if (matches.empty())
+ return 0;
+
+ log("\n%d %s:\n", int(matches.size()), title);
+ for (auto &id : matches)
+ log(" %s\n", RTLIL::id2cstr(id));
+ return matches.size();
+}
struct LsPass : public Pass {
LsPass() : Pass("ls", "list modules or objects in modules") { }
@@ -1010,53 +1028,40 @@ struct LsPass : public Pass {
{
// |---v---|---v---|---v---|---v---|---v---|---v---|---v---|---v---|---v---|---v---|
log("\n");
- log(" ls\n");
+ log(" ls [pattern]\n");
log("\n");
- log("When no active module is selected, this prints a list of all module.\n");
+ log("When no active module is selected, this prints a list of all modules.\n");
log("\n");
log("When an active module is selected, this prints a list of objects in the module.\n");
log("\n");
+ log("If a pattern is given, the objects matching the pattern are printed\n");
+ log("\n");
}
virtual void execute(std::vector<std::string> args, RTLIL::Design *design)
{
- if (args.size() != 1)
+ std::string pattern;
+ int counter = 0;
+
+ if (args.size() != 1 && args.size() != 2)
log_cmd_error("Invalid number of arguments.\n");
+ if (args.size() == 2)
+ pattern = args.at(1);
if (design->selected_active_module.empty())
{
- log("\n%d modules:\n", int(design->modules.size()));
- for (auto &it : design->modules)
- log(" %s\n", RTLIL::id2cstr(it.first));
+ counter += log_matches("modules", pattern, design->modules);
}
else
if (design->modules.count(design->selected_active_module) > 0)
{
RTLIL::Module *module = design->modules.at(design->selected_active_module);
-
- if (module->wires.size()) {
- log("\n%d wires:\n", int(module->wires.size()));
- for (auto &it : module->wires)
- log(" %s\n", RTLIL::id2cstr(it.first));
- }
-
- if (module->memories.size()) {
- log("\n%d memories:\n", int(module->memories.size()));
- for (auto &it : module->memories)
- log(" %s\n", RTLIL::id2cstr(it.first));
- }
-
- if (module->cells.size()) {
- log("\n%d cells:\n", int(module->cells.size()));
- for (auto &it : module->cells)
- log(" %s\n", RTLIL::id2cstr(it.first));
- }
-
- if (module->processes.size()) {
- log("\n%d processes:\n", int(module->processes.size()));
- for (auto &it : module->processes)
- log(" %s\n", RTLIL::id2cstr(it.first));
- }
+ counter += log_matches("wires", pattern, module->wires);
+ counter += log_matches("memories", pattern, module->memories);
+ counter += log_matches("cells", pattern, module->cells);
+ counter += log_matches("processes", pattern, module->processes);
}
+
+ // log("\nfound %d item%s.\n", counter, counter == 1 ? "" : "s");
}
} LsPass;