summaryrefslogtreecommitdiff
path: root/tests/liberty/processdefs.lib
blob: 37a6bbaf8e4b9bf8c9a4bc8ac3f8233ead2725c1 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
/********************************************/
/*                                          */
/* Supergate cell library for Bench marking */
/*                                          */
/* Symbiotic EDA GmbH / Moseley Instruments */
/* Niels A. Moseley                         */
/*                                          */
/* Process: none                            */
/*                                          */
/* Date   : 25-03-2019                      */
/* Version: 1.0                             */
/*                                          */
/********************************************/

library(processdefs) {
    technology (cmos);
    revision : 1.0;

    time_unit                     : "1ps";
    pulling_resistance_unit       : "1kohm";  
    voltage_unit                  : "1V";
    current_unit                  : "1uA";  

    capacitive_load_unit(1,ff);

    default_inout_pin_cap         :  7.0;
    default_input_pin_cap         :  7.0;
    default_output_pin_cap        :  0.0;
    default_fanout_load           :  1.0;

    default_wire_load_capacitance : 0.1;
    default_wire_load_resistance  : 1.0e-3;
    default_wire_load_area        : 0.0;

    nom_process                   :  1.0;
    nom_temperature               : 25.0;
    nom_voltage                   :  1.2;

    delay_model                   : generic_cmos;
    
    define_cell_area(bond_pads,pad_slots)
    input_voltage(cmos) {
        vil : 0.3 * VDD ;
        vih : 0.7 * VDD ;
        vimin : -0.5 ;
        vimax : VDD + 0.5 ;
    }
}